Biblioteca Julio Castiñeiras. Sistema de Información Integrado - Facultad de Ingeniería UNLP
Facultad de Ingeniería | 115 esq.47 | Horario: Lunes a Viernes 8 a 19 hs.
E-mail: bibcentral@ing.unlp.edu.ar

Ingresó como Anónimo Ver Carrito
  Inicio     Búsqueda Avanzada  
  Etiquetado     Ficha Bibliográfica / Catalográfica     MARC  
Información bibliografica (registro INGC-EBK-000177)
Ayuda con su búsqueda
Título:
Exploring Memory Hierarchy Design with Emerging Memory Technologies by Guangyu Sun.
Autor:
Sun, Guangyu.
Editado por:
Springer International Publishing :;Imprint: Springer,
Año de publicación:
2014.
Lugar de publicación:
Cham :
Descripción física:
vii, 122 p. : il.
ISBN:
9783319006819
Colección:
Lecture Notes in Electrical Engineering,
Materias:
| Processor Architectures. | Circuits and Systems. | Electronic circuits. | Semiconductors. | Microprocessors. | Engineering. |
Notas:
Introduction -- Replacing Different Levels of the Memory Hierarchy with NVMs -- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing -- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory.
Sumario:
This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc.  The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the â_omemory wall.â__  The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification;  hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named â_oMogulsâ__ is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs.   ·         Provides a holistic study of using emerging memory technologies in different levels of the memory hierarchy; ·         Equips readers with techniques for memory design with improved performance, energy consumption, and reliability; ·         Includes coverage of all memory levels, ranging from cache to storage; ·         Explains how to choose the proper memory technologies in different levels of the memory hierarchy.
URL:
http://dx.doi.org/10.1007/978-3-319-00681-9
Tapa y contenido (Amazon.com)

El software empleado por esta biblioteca esta basado en el Koha Software OSS para gestion de Bibliotecas, y cumple estándares internacionales de informacion web

Número de visitantes: