|
|
Biblioteca Julio Castiñeiras. Sistema de Información Integrado - Facultad de Ingeniería UNLP
Facultad de Ingeniería | 115 esq.47 | Horario: Lunes a Viernes 8 a 19 hs. E-mail: bibcentral@ing.unlp.edu.ar
|
|
|
|
|
|
|
|
|
Información bibliografica (registro INGC-EBK-000517) |
|
|
|
Título: |
Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors by José Rodrigo Azambuja, Fernanda Kastensmidt, Jurgen Becker. |
Autor:
|
Azambuja, José Rodrigo.
|
Otros autores: |
|
Becker, Jurgen.
|
Kastensmidt, Fernanda.
|
|
Editado por: |
Springer International Publishing :;Imprint: Springer,
|
Año de publicación: |
2014.
|
Lugar de publicación: |
Cham :
|
Descripción física: |
xviii, 94 p. : il. |
ISBN: |
9783319063409
|
Materias: |
|
Instrumentation. |
Electronic Circuits and Devices. |
Circuits and Systems. |
Microelectronics. |
Electronics. |
Electronic circuits. |
Engineering. |
|
Notas: |
Introduction -- Background -- Fault Tolerance Techniques for Processors -- Proposed Techniques to Detect Transient Faults in Processors -- Simulation Fault Injection Experimental Results -- Configuration Bitstream Fault Injection Experimental Results -- Radiation Experimental Results -- Conclusions and Future Work. |
Sumario: |
This book describes fault tolerance techniques based on software and hardware to create hybrid techniques. They are able to reduce overall performance degradation and increase error detection when associated with applications implemented in embedded processors. Coverage begins with an extensive discussion of the current state-of-the-art in fault tolerance techniques. The authors then discuss the best trade-off between software-based and hardware-based techniques and introduce novel hybrid techniques. Proposed techniques increase existing fault detection rates up to 100%, while maintaining low performance overheads in area and application execution time. â_¢ Discusses the effects of radiation on modern integrated circuits; â_¢ Provides a comprehensive overview of state-of-the art fault tolerance techniques based on software, hardware, and hybrid techniques; â_¢ Introduces novel hybrid fault tolerance techniques for reconfigurable FPGAs and ASICs; â_¢ Performs fault injection campaigns by simulation, bitstream fault injection, and radiation experiments; â_¢ Enables readers to use techniques with lower performance degradation, area occupation, and memory usage. |
URL: |
http://dx.doi.org/10.1007/978-3-319-06340-9
|
|
|
Tapa y contenido (Amazon.com) |
|
|
El software empleado por esta biblioteca esta basado en el
Koha
Software OSS para gestion de Bibliotecas, y cumple estándares internacionales de informacion web
Número de visitantes:
|
|
|